# Implementation of Tunable True Random Number Generator Based on DCM

VISWANADHAPALLI.TIRUPATAMMA<sup>1</sup>, P.SOUNDARYA MALA<sup>2</sup> <sup>1</sup>PG student, Dept. of ECE, GODAVARI INSTITUTE OF ENGINEERING AND TECHNOLOGY,

Rajahmundry, East Godavari, India.

<sup>2</sup>Asso.PROFESSOR, Dept. of ECE, GODAVARI INSTITUTE OF ENGINEERING AND TECHNOLOGY,

Rajahmundry, East Godavari, India.

(E-mail: tirupatammav94@gmail.com)

Abstract: Random numbers are very important in current cryptographic frameworks, for example, scratch age, key generation, IT security items, keen cards, and probabilistic calculations and so on. Equipment based random number generators are broadly utilized. Cryptography calculations are actualized on field Programmable Gate Arrays (FPGAs). A large portion of cryptographic prerequisites must be fulfilled for the random numbers. Here in project, we design an exceedingly effective and tunable TRNG in view of the guideline of beat frequency detection, particularly for Xilinx-FPGA-based applications. The fundamental favorable circumstances of the introduced TRNG are its on-the-fly tunability through dynamic partial reconfiguration to enhance randomness characteristics. We demonstrate the scientific model of the TRNG activities and test comes about for the circuit actualized on Xilinx. The introduced TRNG has low equipment requirement and inherent predisposition eradication.

*Keywords*—Digital clock manager (DCM), dynamic partial reconfiguration (DPR), field-programmable gate arrays (FPGAs), true random number generator (TRNG).

#### I. INTRODUCTION

True random numbers and physical nondeterministic number generators become regularly increasing importance. Most of cryptographic systems (scientific, stochastic, and quantum), Monte Carlo estimations, mathematical recreations, numerical study, dynamic calculations, lottery, and so on, require random numbers. Now a day, true random numbers have the majority, basically essential in cryptography and their corresponding various applications toward our regular day to day existence: mobile communications, e-mail access, online installments, cashless payments, ATMs, e-banking, web exchange, purpose of offer, recharge cards, remote based systems, common digital security, appropriated influence matrix security (SCADA), and so on.

In cryptography, where because of Kerckhoffs' theory all parts of conventions be freely identified aside from a few covert (additional data) identified by the sender and the beneficiary only, unmistakably the clandestine keys must not be computable through a busybody, i.e., it should be irregular. True RNGs are generally developed with the end goal that the associations between bits are little—these are to be specific, for possibility of randomness. At times the substantial framework that is estimated is becomes "reset" to an fundamental state subsequent to creation of every piece keeping within mind the end goal to decrease autocorrelation. Consequently by and large just couple of most reduced request autocorrelation coefficients be considerable, preferably simply the earliest one, which is called autocorrelation as well as indicated with a. Here a lot of developments otherwise true random number generators and examine is tranquil getting movement, yet in our analysis this can generally order the current craftsmanship divided by four categories:



Fig. 1 categorization of random number generators

- Quantum RNGs
- Chaos RNGs
- Free-running oscillator RNGs
- Noise-based RNGs

The hierarchy of random number generators is illustrating in above Fig. Scientific pseudorandom generators are able to likewise exist partitioned into few classes relying upon the category of calculation utilized.

The significant obligation of this concise is the change the arrangement, in this we permits on-the-fly tunability of measurable characteristics for a TRNG with using DPR capacities of contemporary field programmable gate arrays in favor of changeable the modeling parameters of digital clock manager (DCM). Toward the greatest of our acquaintance, this can be main announced effort which allows tunability in a TRNG. This approach is pertinent for Xilinx FPGAs; it contains programmable clock generation instrument and competence of dynamic partial reconfiguration. The partial reconfiguration is

# INTERNATIONAL JOURNAL OF RESEARCH IN ELECTRONICS AND COMPUTER ENGINEERING

A UNIT OF I2OR

comparatively latest augmentation within FPGA equipment, whereas alterations for configuration segments of the FPGA framework are conceivable at that time without influencing standard functionality of the FPGA. Xilinx clock management tiles (CMTs) enclose a dynamic reconfiguration port which enables DPR can be perform during significantly more straightforward. The clock frequencies produced from clock generator which can be altered on-the-fly by modifying the comparing DCM parameters via utilizing dynamic partial reconfiguration. Hence the partial reconfiguration through partial reconfiguration port is additional preferred standpoint inside FPGAs as it enables the abuser in the direction of alter the clock occurrence according to our requirement. Summarize procedures survive to keep several malignant controls through dynamic partial reconfiguration within different customs might destructively influence the protection of the framework. Main objective of this concise is the outline, investigation, and usage of a simple to-plan, enhanced, low-overhead, and tunable TRNG for the FPGA stage.

#### II. EXISTING SYSTEM

Brief description of the fundamental beat frequency based true random number generator.

#### 1. Single-Phase BFD-TRNG Model

The beat frequency based true random number generator circuit is a completely digital random number generator, it's depends on noise elimination by the BFD instrument, initially executed as a 65-nm CMOS ASIC. The configuration along with working of the single stage true random number generator is described with following Fig. 2.



Fig.2. Structural design for single-phase BFD-TRNG

i. True random number generator circuit contains two indistinguishable ring oscillators denoted as  $ROSC_A$  and  $ROSC_B$ , with comparable manufacture and arrangement. Because of ingrained physical unpredictability beginning from process dissimilarity impacts related with subterranean submicrometer CMOS industrialized, one of the ring oscillators

# ISSN: 2393-9028 (PRINT) | ISSN: 2348-2281 (ONLINE)

(e.g.,  $ROSC_A$ ) oscillate to some extent quicker than the another oscillator ( $ROSC_B$ ). Furthermore, we use trimming capacitors to additionally alter the oscillator yield frequencies.

ii. Yield of the quicker ring oscillator is utilized to illustrate the yield of the slower ring oscillator, by means of a D flip-flop. There is no loss of all inclusive statement; we imagine that the yield of  $ROSC_A$  is given to the D-contribution of the D-flip flop, while the yield of  $ROSC_B$  is associated to the clock contribution of the flip-flop.

iii. By definite time interims (dictated by the frequency differentiation of the two oscillators), the quicker oscillator signal passes, gets up to speed, and surpasses the slower signal in phase. Because of arbitrary noise, this catching procedure occurs indiscriminately interims, called "beat frequency intervals". Thus, D-flip flop yields logic 1 at various irregular occurrences.

iv. The following counter restricted by the D flip-flop increases throughout the BFD interims along with get reset because of set the D flip-flop. Because of the arbitrary noise, the counter yield increase to various pinnacle esteems in every one of the tally up interims earlier than receiving reset.

v. Counter output is examined by a sampling clock previous to achieve most extreme esteem.

vi. Final examined result is followed by serialized in the direction of get good arbitrary piece stream.

# 2. Obstruction of the BFD-TRNG

The insufficiency of the previous single phase true random number generator is that its factual haphazardness is reliant on intend of the ring oscillators. At all outline predisposition of the oscillators may unfavorably influence the factual irregularity of the bit stream created in the true random number generator. Design configurations among the identical quantity of inverters however extraordinary situations brought about counter maxims. Furthermore, the similar ring-oscillator construct BFD-TRNG actualized with respect to various families of FPGAs demonstrates unmistakable counter maxima. . Lamentably, because these ring oscillators are free-running, so this is complicated to organize the ring oscillator to dispense through any outline predisposition. This issue is intensifying in FPGAs, wherever usually complicated to manage configuration inclination in the view of absence of fine-grained architect controlled upon directing in the FPGAs plan consistency. The general basic method for tuning clock generator equipment natives in Xilinx FPGAs, mostly the digital clock manager (DCM) or phase-locked loop (PLL) is utilized as a part of this exertion, these offer dynamic partial reconfiguration using reconfiguration ports. When the clock generators are empowered, then clocks generators are capable of turning to produce clock signals with dissimilar frequencies by varying standards of reconfiguration ports on-the-fly, exclusive of need to carry the mechanism is offline. In this project we use DCM as a clock generator rather than PLL.

# INTERNATIONAL JOURNAL OF RESEARCH IN ELECTRONICS AND COMPUTER ENGINEERING

A UNIT OF I2OR

## III. PROPOSED SYSTEM

## A. DCM BASED TUNABLE BFD-TRNG:

### a) Design Overview:

The general construction of the introduced TRNG is demonstrated in the Fig.3. Set up the both ring oscillators, with two digital clock manger modules produce the clock signals. The DCM natives become described or represent in terms of a parameter or parameters to produce marginally unique frequencies by altering DCM parameters (M,D) multiplication and division factor. In this outline, the wellspring of irregularity is the jitter exhibited in the DCM hardware. The digital clock manager permit more prominent originator manages over the clock signals and their utilization wipes out the requirement of preliminary adjustment.



Fig.3 DCM-based tunable BFD-TRNG

The alternation of the clock signals is recognized by set the DCM parameters on-the-fly utilizing dynamic partial reconfiguration capacities by means of reconfiguration ports. This ability gives the plan more prominent adaptability compare to the ring-oscillator-based random number generators. The distinction in the frequencies of the produced clock signals is caught utilizing a D flip-flop. If the quicker oscillator finishes one more cycle compare to the slower oscillator (at the beat frequency interim) then the D flip-flop is set, cause the followed counter is determined by one of the produced clock signals and is reset. Efficiently, the counter expands the throughput of the produced arbitrary numbers. The last three LSBs of the greatest tally esteems came to by the tally were found to demonstrate great randomness properties.

Moreover, we use straightforward post processing unit by means of a Von Neumann corrector (VNC) to eradicate any biasing in the produced arbitrary bits. The post processing stage is a notable less operating cost method for removing the any bias in the arbitrary bitstream. In this design, the input bit "11" or "00" design is dispensed with scheme. Or else, if the info bit pattern is "01" or "10," only the first bit is retained. The last three LSBs of the created arbitrary number are approved through the von Neumann corrector. The VNC enhances the measurable characteristics at the cost of minor decline in randomness.

#### b) Tuning Circuitry:

Tuning circuitry construction is shown in following Fig.4. Objective clock frequency is dictated with the arrangement of parameter esteems really choose. The arbitrary qualities came to by the counter and also the jitter is identified by the preferred parameters M and D. It's because it is conceivable for alter the proposed TRNG utilizing the foreordained put away M and D esteems. While unhindered DPR has been appeared to probable intimidation to the circuit [6], the secure equipped value combinations of the M and D parameters of each DCM are predestined amid the outline time and put away on an on-chip block RAM (BRAM) memory hinder in the FPGA.



Fig. 4 Design of tuning circuitry

#### A. EXTENSION SYSTEM

16-bit random number is generated by using two 8-bit random number generators. 8-bit random number generators are connected parallel, outputs of the two generators are merge at the last stage finally we get the 16-bit random number. The architecture of



Fig.5. Architecture of 16-bit tunable TRNG

## INTERNATIONAL JOURNAL OF RESEARCH IN ELECTRONICS AND COMPUTER ENGINEERING

A UNIT OF I2OR

16-bit DCM based tunable true random number generator is sown in Fig.5

Table .1 shows the hardware requirement for existing method and proposed system

| Design      | Module  | Slice<br>registers | LUT's |  |
|-------------|---------|--------------------|-------|--|
|             | DCM     | 11                 | 7     |  |
| 8-bit TRNG  | DFF     | 1                  | 2     |  |
|             | Counter | 8                  | 8     |  |
|             | PPU     | 0                  | 3     |  |
| 16-bit TRNG | DCM     | 22                 | 14    |  |
|             | DFF     | 2                  | 4     |  |
|             | Counter | 16                 | 16    |  |
|             | PPU     | 0                  | 6     |  |

# IV. RESULTS

Distinctive blocks of proposed arrangement is designed and coded in VERILOG HDL, simulated in I simulator and Xilinx ISE is the software tool used for FPGA synthesis.

# **EXISTING SYSTEM:**

Simulation results and schematic diagrams of the existing 8-bit random number generator are shown below.

Simulation:



**RTL Schematic:** 



# ISSN: 2393-9028 (PRINT) | ISSN: 2348-2281 (ONLINE)

Technology Schematic:



Design summary:

| Device Utilization Summary (estimated values) |      |           |             | Ŀ  |
|-----------------------------------------------|------|-----------|-------------|----|
| Logic Utilization                             | Used | Available | Utilization |    |
| Number of Slices                              | 9    | 4656      |             | 0% |
| Number of Sice Flip Flops                     | 16   | 9312      |             | 0% |
| Number of 4 input LUTs                        | 11   | 9312      |             | 0% |
| Number of bonded IOBs                         | 10   | 232       |             | 4% |
| Number of GCLKs                               | 1    | 24        |             | 4% |

# Timing Summary:

| Timing constraint: D<br>Total number of pa          | efault OFF<br>ths / dest                      | SET OUT                         | AFTER f<br>ports: | or Clock 'clk'<br>8 / 8                        |
|-----------------------------------------------------|-----------------------------------------------|---------------------------------|-------------------|------------------------------------------------|
| Offset:<br>Source:<br>Destination:<br>Source Clock: | 4.040ns<br>m5/out_7<br>out<7> (F<br>clk risir | (Levels o<br>(FF)<br>PAD)<br>1g | f Logic           | = 1)                                           |
| Data Path: m5/out_                                  | / to oute                                     | Gate                            | Net               |                                                |
| Cell:in->out                                        | fanout                                        | Delay                           | Delay             | Logical Name (Net Name)                        |
| FDR:C->Q<br>OBUF:I->O                               | 1                                             | 0.514<br>3.169                  | 0.357             | m5/out_7 (m5/out_7)<br>out_7_OBUF (out<7>)     |
| Total                                               |                                               | 4.040ns                         | (3.683<br>(91.2%  | ns logic, 0.357ns route)<br>logic, 8.8% route) |

## **Extension system:**

The simulation results of 16-bit true random number generator and schematic and timing diagrams are shown below

## Simulation:



INTERNATIONAL JOURNAL OF RESEARCH IN ELECTRONICS AND COMPUTER ENGINEERING

#### RTL schematic:



Technology schematic:



#### Design summary:

| Device Utilization Summary (estimated values) |      |           |             | Ŀ   |
|-----------------------------------------------|------|-----------|-------------|-----|
| Logic Utilization                             | Used | Available | Utilization |     |
| Number of Slice Registers                     | 56   | 126800    |             | 0%  |
| Number of Slice LUTs                          | 36   | 63400     |             | 0%  |
| Number of fully used LUT-FF pairs             | 35   | 57        |             | 61% |
| Number of bonded IOBs                         | 22   | 210       |             | 10% |
| Number of BUFG/BUFGCTRL/BUFHCEs               | 1    | 128       |             | 0%  |

## Timing summary:

| alay:             | 1.632ns      | Levels o | f Logic | 9)                                                |
|-------------------|--------------|----------|---------|---------------------------------------------------|
| Source:           | m1/m4/q_0    | (FF)     |         |                                                   |
| Destination:      | m1/m4/q_7    | (FF)     |         |                                                   |
| Source Clock:     | clk risir    | g        |         |                                                   |
| Destination Clock | :: clk risir | g        |         |                                                   |
| Data Path: ml/m4/ | q_0 to ml/m  | 14/g_7   |         |                                                   |
|                   |              | Gate     | Net     |                                                   |
| Cell:in->out      | fanout       | Delay    | Delay   | Logical Name (Net Name)                           |
|                   |              |          |         |                                                   |
| FDR:C->Q          | 3            | 0.361    | 0.289   | ml/m4/q 0 (ml/m4/q 0)                             |
| INV:I->O          | 1            | 0.113    | 0.000   | ml/m4/Mcount g lut<0> INV 0 (ml/m4/Mcount g lut<0 |
| MUXCY: S->O       | 1            | 0.353    | 0.000   | ml/m4/Mcount_q_cy<0> (ml/m4/Mcount_q_cy<0>)       |
| MUXCY:CI->O       | 1            | 0.023    | 0.000   | m1/m4/Mcount q cy<1> (m1/m4/Mcount q cy<1>)       |
| MUXCY:CI->O       | 1            | 0.023    | 0.000   | m1/m4/Mcount q cy<2> (m1/m4/Mcount q cy<2>)       |
| MUXCY:CI->O       | 1            | 0.023    | 0.000   | m1/m4/Mcount q cy<3> (m1/m4/Mcount q cy<3>)       |
| MUXCY:CI->O       | 1            | 0.023    | 0.000   | m1/m4/Mcount q cy<4> (m1/m4/Mcount q cy<4>)       |
| MUXCY:CI->O       | 1            | 0.023    | 0.000   | ml/m4/Mcount g cv<5> (ml/m4/Mcount g cv<5>)       |
| MUXCY:CI->O       | 0            | 0.023    | 0.000   | m1/m4/Mcount g gy<6> (m1/m4/Mcount g gy<6>)       |
| XORCY:CI->O       | 1            | 0.370    | 0.000   | m1/m4/Mcount g xor<7> (Result<7>)                 |
| FDR:D             |              | 0.008    |         | m1/m4/q_7                                         |
| Total             |              | 1.632n#  | (1,343  | na logic, 0,289na route)                          |
|                   |              |          | (82.3%  | logic, 17.7% route)                               |

ISSN: 2393-9028 (PRINT) | ISSN: 2348-2281 (ONLINE)

# V. CONCLUSION

We have introduced an enhanced completely advanced tunable true random number generator for FPGA-based applications, in light of the guideline of BFD and clock jitter. Hardware based security algorithms are implemented on FPGA platform. The TRNG uses this tunability feature for deciding the level of arbitrariness, thus providing a high level of adaptability for different applications. The projected configuration effectively breezes through all NIST statistical tests.

# VI. REFERENCES

- [1]. Virtex-5 FPGA Configuration User Guide UG 191 (v3.11) Xilinx Inc., San Jose, CA, USA, Accessed: May 2016. [Online]. Available: www. wilinx.com/support/documentation/user\_guides/ug19.pdf.
- [2]. A. P. Johnson, R. S. Chakraborty, and D. Mukhopadhyay, "A PUF-enabled secure architecture for FPGA-based IoT applications", IEEE Trans. MultiScaleComput. Syst., vol. 1, no. 2, pp. 110–122, Apr.–Jun. 1, 2015.
- [3]. Q. Tang, B. Kim, Y. Lao, K. K. Parhi, and C. H. Kim, "True random number generator circuits based on single- and multiphase beat frequency detection", in Proc. IEEE Custom Integr. Circuits Conf., Sep. 2014, pp. 1–4.
- [4]. A. Rukhin, J. Soto, J. Nechvatal, M. Smid, and E. Barker, "A statistical test suite for random and pseudorandom number generators for cryptographic applications", Nat. Inst. Standards Technol. (NIST), Gaithersburg, MD, USA, DTIC Document, Tech. Rep., 2001.
- [5]. J. Von Neumann, "Various techniques used in connection with random digits", Nat. Bureau Standards Appl. Math. Ser., vol. 12, pp. 36–38, 1951.
- [6]. A. P. Johnson, S. Saha, R. S. Chakraborty, D. Mukhopadyay, and S. Gören, "Fault attack on AES via hardware Trojan insertion by dynamic partial reconfiguration of FPGA over Ethernet", in Proc. 9th WESS, Oct. 2014, pp. 1–8.
- [7]. A. P. Johnson, R. S. Chakraborty, and D. Mukhopadhyay, "A novel attack on a FPGA based true random number generator", in Proc. 10th WESS, Oct. 2015, pp. 1–6.
- [8]. A. Rukhin et al, "A statistical Test Suite For Random Number and Pseudorandom Number Generators for Cryptographic Applications", National Institute of Standards and Technology.

INTERNATIONAL JOURNAL OF RESEARCH IN ELECTRONICS AND COMPUTER ENGINEERING