# LOW POWER AND LOW PDP TERNARY ADDER DESIGN BASED ON CNTFET TECHNOLOGY

Praveen Mehta<sup>[1]</sup>, Mr. Sourabh Pandey<sup>[2]</sup>

<sup>[1]</sup> M. tech Scholar, Electronics and Telecommunication Engineering, LNCT, Bhopal, M.P., India <sup>[2]</sup> Assistant Professor, Electronics and Telecommunication Engineering, LNCT, Bhopal, M.P., India

Abstract: Electronic devices portability requires major low power requirements and also high-speed requirements so there is high necessity for improving the circuits. Ternary logic these days is in high demand as most special algorithms such as fuzzy logic works on ternary logic so there is necessity of improving the performance of the ternary adder. In this thesis, we have proposed a new approach for Ternary Adder, in which tri-mode technique is used to improve the performance of the circuit and compared with a sleep transistor-based technique and the simple ternary adder(TA). With this improvement it is seen that the proposed circuits give better performance in terms of Average Power, Delay, PDP and EDP. So, tri-mode technique and sleep mode technique have higher advantages in terms of performance metrics calculated. CNTFET has a high performance in terms of performances and is a better substitute for MOSFET in 32nm technology.

Keywords- Ternary Adder, HSPICE, CNTFET, Power Gating

# INTRODUCTION

The scaling of current CMOS technology to nanoscale range causes various critical challenges and reliability issues such as direct electron tunnelling through short channels and thin insulator films, variations in device structure and doping, larger process variations, reduced gate control and high leakage current etc. As indicated by Moore's law the elements of individual devices in a coordinated circuit have been diminished by a factor of around two at regular intervals. This downsizing of devices has been the main impetus in innovative advances since the late twentieth century. In any case, as substantiated by ITRS 2009 release, further downsizing has confronted genuine limits identified with manufacture innovation and device exhibitions as the basic measurement contracted down to sub-22 nm range. The points of confinement include electron burrowing through short channels and slight protector films, the related leakage currents, aloof power dissipation, short channel effects, and varieties in device structure and doping. These breaking points can be defeated to some degree and encourage further downsizing of device measurements by altering the channel material in the conventional mass MOSFET structure with a solitary carbon nanotube or a variety of carbon nanotubes. Electronic device, innovation and circuit specialists are investigating conceivable options for the fate of semiconductor industry to improve execution of electronic framework. Research is being completed in growing high-portability transistor channel materials, for example, compound semiconductors, stressing the channel material to improve bearer versatility just as in utilizing nonplanar transistor structures in particular CNTFETs and multigate structures.

# II. IMPLEMENTATION

In this section, we propose to types of ternary adders in tri-mode and sleep mode techniques.

# Waveform of CNTFET based Ternary Adder:

In Figure 1 Ternary Adder waveform is given for CNTFET based Ternary Adder in 32nm technology.

T



Figure 1: Waveform of CNTFET based Ternary Adder

#### Proposed Tri mode Ternary Half Adder(THA) using CNTFET:

In figure 2, the circuit for ternary half adder using tri mode technique is presented. In this circuit, in the ground network, two transistors are added as seen in the figure. And the gate of two transistors is connected to sleep and hold signals. Hence, its requirement is to save power with keeping it up to output expectations even when the circuit is in sleep mode. Another signal here is hold. Sleep and hold controls when the circuit is in sleep mode or hold mode.



Figure 2: Proposed TMTHA using CNTFET

#### Proposed Sleep Transistor Ternary Half Adder using CNTFET:

This technique is shown in Figure 3. it has two transistors when connected to Vdd and other NCNTFET to ground. The signal sleep and sleep bar control the outputs of the circuit.



Figure 3: Sleepy Ternary Adder Technique

#### Simulation Results for Proposed Circuits with Ternary Adder:

|         | Ternary<br>Adder         | Tri Moda  | Sloop Mode |
|---------|--------------------------|-----------|------------|
| Auorogo | Auuei                    | 111 WIOde | Sleep Mode |
| Average | <b>2 25</b> 5 0 <i>5</i> | 1.005.05  |            |
| Power   | 3.2/E-05                 | 1.09E-05  | 4.01E-06   |
| Delay   | 3.00E-08                 | 3.04E-08  | 3.02E-08   |
| PDP     | 9.83E-13                 | 3.33E-13  | 1.21E-13   |
| EDP     | 2.95E-20                 | 1.01E-20  | 3.66E-21   |

| Table 1: | Simulation | output | parameters |
|----------|------------|--------|------------|
|          |            |        |            |

In figure 4 to figure 7 charts for Average Power, Delay, PDP and EDP are shown.



Figure 4: Average Power for Tri-mode, Sleep Mode and Base TA



Figure 5: Delay for Tri-mode, Sleep Mode and Base TA



Figure 6: PDP for Tri-mode, Sleep Mode and Base TA



Figure 7: EDP for Tri-mode, Sleep Mode and Base TA

# IJRECE VOL. 7 ISSUE 4 OCT.-DEC 2019

# Waveform of Tri mode THA and Sleep THA:



Figure 8: Tri mode THA waveform



#### Figure 9: Sleep THA waveform

In figure 8 and figure 9, waveform is represented for Tri mode proposed work and for Sleep based Ternary Half Adder.

# III. CONCLUSION

Hence, we conclude in this section, that tri-mode and sleep techniques work well with ternary adder circuit. The Average Power is improved by 66.6% in tri-mode and 88.7% in sleep mode, delay is nearly same in all circuits, PDP is improved by 66.1% in tri-mode and 87.6% in sleep mode. Also, energy is improved by 65.7% in tri-mode and 87.5% in sleep mode technique. Hence both the new techniques are performing good. Also, tri-mode is generally used for low noise applications.

# INTERNATIONAL JOURNAL OF RESEARCH IN ELECTRONICS AND COMPUTER ENGINEERING A UNIT OF I2OR 5 | P a g e

#### IV. REFERENCE

[1] Subhendu Kumar Sahoo et al., "High Performance Ternary Adder using CNTFET" DOI 10.1109/TNANO.2017.2649548, IEEE

[2] Reza Faghih Mirzaee, and Akram Reza et al., "High-Performance Ternary (4:2) Compressor Based on Capacitive Threshold Logic" INTL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2017, VOL. 63, NO. 4, PP.355-36.

[3] Balaji Ramakrishna S et al., "CNTFET Based Novel 14t Adder Cell for Low Power Computation" ICTACT Journal on Microelectronics, October 2017, VOLUME: 03, ISSUE: 03

[4] Fazel Sharifi et al., "A Novel Quaternary Full Adder Cell Based on Nanotechnology" I.J. Modern Education and Computer Science, 2015, 3, 19-25

[5] Kazi Muhammad Jameel et al., "Experimental Design of a Ternary Full Adder using Pseudo N-type Carbon Nano tube FETs" International Research Journal of Engineering and Technology (IRJET) e-ISSN: 2395 -0056 Volume: 02 Issue: 09 | Dec-2015

[6] Seyyed Ashkan Ebrahimi, et al., "Low Power CNTFET-based Ternary Full Adder Cell for Nanoelectronics" International Journal of Soft Computing and Engineering (IJSCE) ISSN: 2231-2307, Volume-2, Issue-2, May 2012

[7] Takahiko Satoh et al., "A Reversible Ternary Adder for Quantum Computation" Arxiv preprint quant-ph/0511084; to appear. Review Letters, 92(9):097901, 2004

[8] Shimaa I. Sayed et al., "A Novel High-speed Adder-Subtractor Design based on CNFET" Foundation of Computer Science FCS, New York, USA Volume 10 – No.7, March 2016

[9] Andreas Heregeld and Siegbert Hentschke et al., "Ternary Multiplication Circuits Using 4-Input Adder Cells and Carry Look-Ahead" O-7695-0161-3/99 \$10.00 0 1999 IEEE

[10] Martin Kumm et al., "Multiple Constant Multiplication with Ternary Adders" IEEE Asia Pacific Conf. on Circuits and Systems (APCCAS), pp. 1555–1558, 2006.