# Analysis and Design of 16QAM Modulator in FPGA

Nusrat Perween<sup>1</sup>, Mr. Javed Ashraf<sup>2</sup>, <sup>1</sup>Masters Student, <sup>2</sup>Associate Professor Department of Electrical & Electronics & Communication Engineering, Al-Falah University, Dhauj, Faridabad, Haryana, India.

*Abstract*- The demand of high data rates in wireless applications continues to grow at an exponential rate. The limited availability of spectrum makes achieving high data rates in wireless communications a challenging task. There are many different types of modulation techniques to choose form. Quadrature Amplitude Modulation (QAM) has been a popular choice for implementation. This project will focus on performance analysis of QAM-based wireless communication system with matlab Simulink and implementation of QAM based wireless communication system with FPGA kit and the system waveform with FPGA resources will be observed. Designing of the QAM prototype is done by using MATLAB and the same design will be then implemented in HDL.

# Keywords- 16-QAM, MATLAB, FPGA, Verilog HDL.

L

#### INTRODUCTION

Quadrature amplitude modulation (QAM) is generally utilized modulation technique in today's wireless communication scheme. Selecting a higher order format of QAM allows more bits of information per symbol; also the data rate can be increased thus accomplishing greater distance between adjacent points in the I-Q plane by distributing the points more equally. 16-QAM is a type of digital modulation system which transmits four bits for each symbol on two orthogonal carriers; one in phase and the last one is quadrature phase. Therefore the information rate is increased by a factor of four. It gives high information rate for transmission. The proposed work in this project presents a complete design for a 16-QAM transmitter based on the MATLAB simulink and implementation of the design on a FPGA Kit. For this implementation the number of FPGA utilization and constellation diagram is obtained. The improvement in the balance procedures had been seen since most recent two decades which requests dependable transmission of data with higher information rate. Because of progressively resistible to noise advanced tweak systems have made an intrigue. At present FPGAs and ASICs are assuming a crucial job in designing, simulating, testing and executing the new correspondence methods. Arrangements based on field programmable Gate Arrays (FPGAs) are appealing since they empower update establishment over a system from a focal site. FPGAs let engineers optimize fixed-point word lengths and pack numerous channels into a solitary gadget, accordingly diminishing the effective power and cost per channel. Other than their field programmability, speed, and adaptability. Quadrature amplitude modulation (QAM) is commonly used balance procedure in the present wireless communication scheme. Choosing a higher order format of QAM permits

more bits of data per symbol; likewise the information rate can be increased along these lines achieving more noteworthy separation between nearby points in the I–Q plane by distributing the points more similarly. 16-QAM is a sort of advanced digital modulation framework which transmits four bits for each symbol on two orthogonal carriers; one in phase and the last one is quadrature phase. In this manner the data rate is expanded by a factor of four. It gives high information rate for transmission. The proposed work in this project presents a complete design for a 16-QAM transmitter based on the MATLAB simulink and implementation of the design on a FPGA Kit.

#### II. PROBLEM DEFINITION

The demand of high data rates in wireless applications continues to grow at an Exponential rate. The limited availability of spectrum makes achieving high data rates in wireless communications challenging objective. High data rates are essential for demanding applications such a real-time video streaming. High throughput is realized through tradeoffs between bandwidth, power, and system complexity. In modulation process, the parameter of carrier wave (amplitude, phase, frequency) is varied in accordance with the modulating signal. There are many different types of modulation techniques choose form. Quadrature Amplitude Modulation (QAM) has been a popular choice for implementation. Thus this project proposes a study and design of a 16-QAM digital modulation system first in matlab then on FPGA via hardware descriptive language.

# III. OBJECTIVE

This project will focus on performance analysis of QAMbased wireless communication system with matlab Simulink and implementation of QAM based wireless communication system with FPGA kit and the system waveform with FPGA resources will be observed. Designing of the QAM prototype is done by using MATLAB and the same design will be then implemented in HDL.

# IV. THEORY

The essential manner by which a QAM signal can be created is to produce two signals that are  $90^{\circ}$  out of stage with one another and afterward aggregate them. This will produce a signal that is the aggregate of the two waves, which has a specific amplitude coming about because of the total of the two signs and a phase which again is reliant upon the total of the signals. In the event that the amplitude of one of the signs is balanced, at that point this influences both the phase and amplitude of the overall signal. QAM (Quadrature Amplitude Modulation) gives some critical advantages to information transmission. As 16QAM changes to 64QAM, 64QAM to 256 QAM, etc, higher data rates can be accomplished, however at the expense of the noise margin. The transmission rate can be additionally expanded by utilizing Mary QAM which is a blend of multi-amplitude Shift keying (MASK) and Multiphase move keying (MPSK).One practical case with M=16 uses the following 16 pulses (16 symbols), equation (1) shows that:[3]

$$P_{i}(t) = a_{i}p(t)\cos\omega_{c}t + b_{i}p(t)\sin\omega_{c}t$$
(1)

 $r_i p(t)$ 

 $\cos(\omega_{c}t - \Theta_{i}) = 1, 2, 3, \dots 16$ 

p(t) is a properly shaped baseband pulse. The signal  $p_i(t)$  can be generated using QAM by letting  $m_1(t) = a_i p(t)$  and  $m_2(t) = b_i p(t)$ . One possible choice for 16 pulses is shown graphically in figure 1.[3]



Fig.1: 16-point QAM (M=16)[3]

## V. REVIEW OF METHODS TILL NOW

Till now various methods used to implement QAM in FPGA are discussed in R. Swain and A. K. Panda proposes journal design of 16-QAM[2] concluding that there still lot of work can be done in implementing QAM on FPGA. He finished up saying that, models so far designed are only considering the design issues. The model he proposed has two random integer generators that are utilized as data source. Likewise, the mapping block compromises of adder and multiplier blocks. His procedure additionally requires a counter, two ROMS and a Mixer. Mixer here is basically a complex number multiplier. This design can be used for design issues like suitable coding. Fig 2, shows the block diagram:



Fig.2: System generator based 16-QAM transmitted Model.[2]

Another Scheme proposed in Anareen A. G., Anjana R. M., Aparna V.G., Deepika C. S, FPGA Implementation of QAM [1] QAM modulator was actualized in FPGA with client controllable information message signal. It very well may be utilized in the execution of Software Defined Radios. they used a Spartan 3 XC3S400 FPGA kit and the output was obtained on DSO using DAC 0808.

Then the third scheme studied Tarig H. M., Ali M. M., Ghassn M T Abdalla, Implementation of 16- QAM Transmitter and Receiver on FPGA [3] mostly focused on the two main transmitter functions, data mapping and intermediate frequency shifting. They used Source block to produce 4-bit input signal, then by using Xilinx Bit Slice Extractor Block they sliced the input signal in two inputs one in phase(I) and the other in Quadrature(Q). Then a counter and a multiplier is used for counting the values and multiplying 4 different amplitude coefficients. In the receiver section they used counter and two ROMs are used to generate sine cosine oscillations. Additionally, they used Low pass Filter, filtering was done by the FIR complier and FDA tool. Proposed transmitter block diagram is shown in Fig 3 and the receiver block diagram is shown in Fig 4:



Fig.3: Proposed 16-QAM Transmitter Model.[3]



Fig.4: Proposed 16-QAM receiver Model.[3]

#### VI. PROPOSED SYSTEM

The interest of high information rates in remote applications keeps on developing at an Exponential rate. The constrained accessibility of range makes accomplishing high information rates in remote communication challenging objective. High information rates are fundamental for requesting applications such a real-time video streaming. High throughput is acknowledged through tradeoffs between bandwidth, power, and framework intricacy. In modulation process, the parameter of the carrier wave is differed as per the modulating signal. There are a wide range of sorts of modulation techniques to

#### IJRECE VOL. 7 ISSUE 2 APR.-JUNE 2019

pick from. Quadrature Amplitude Modulation (QAM) has been a prominent decision for execution. Hence this venture proposes an examination and plan of a 16-QAM digital modulation framework first in matlab then on FPGA through hardware descriptive language.

This project will concentrate on performance analysis of QAM-based wireless communication framework with MATLAB Simulink and usage of QAM based wireless communication framework with FPGA kit and the system waveform with FPGA kit will be watched. Designing of the QAM prototype is done by using MATLAB and the same design will be then implemented in HDL.

The random integer generator uniformly distributes random integer in the range [0,M-1], where, M is a set size. And it is either a scalar or a vector. Additive White Gaussian Noise(AWGN), it is the transmitter and receiver intermediates in which noise is added to the signal. BER= no. of bit error / Total no of transmitted bits during a time interval. The block Diagram for 16-QAM is shown in Fig 5:



Fig.5: Simulink based model of 16 QAM.

The obtained waveform are shown in the Fig 6 and Fig 7, the simulation are done using HDL(Hardware Descriptive Language) to provide the binary message PN sequence generator was used and carrier signal values were stored in the lookup tables.

|                       |                                         |     |                                         |               | 20,999,700 ps                           |                |                                         |
|-----------------------|-----------------------------------------|-----|-----------------------------------------|---------------|-----------------------------------------|----------------|-----------------------------------------|
| Name                  | Value                                   | İ.  | 20,999,500 ps                           | 20,999,600 ps | 20,999,700 ps                           | 20,999,800 ps  | 20,999,900 ps                           |
| ា <mark>រ</mark> clk  | 1                                       | 1_  |                                         |               |                                         |                |                                         |
| 1 input_signal        | 1                                       |     |                                         |               |                                         |                |                                         |
| 1 rst                 | 0                                       | _   |                                         |               |                                         |                |                                         |
| # wave_out[31:16]     | 2053                                    |     | 6031                                    | 4075          | 2053                                    | 0              | -2053                                   |
| mem[511:0,31:16]      | [XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX  | D   | 000000000000000000000000000000000000000 | 000,000000000 | 0000000,x00000                          | 000000000000,x | 000000000000000000000000000000000000000 |
| mem1[511:0,31:16]     | [XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | D   | xxxxxxxxxxxxxx                          | 000,000000000 | 0000000,x00000                          | 00000000000,0  | 000000000000000000000000000000000000000 |
| 🕨 📑 mem3[511:0,31:16] | [XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | Þ   | 000000000000000000000000000000000000000 | 000,000000000 | 0000000,x00000                          | 000000000000,x | 000000000000000000000000000000000000000 |
| mem4[511:0,31:16]     | [XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | D   | 000000000000000000000000000000000000000 | 000,000000000 | 0000000,x00000                          | 00000000000,0  | 000000000000000000000000000000000000000 |
| 🕨 駴 i[31:0]           | 00000000000000000                       |     |                                         | 000000000     | 000000000000000000000000000000000000000 | 000000         |                                         |
| ▶ 📢 j[31:0]           | 00000000000000000                       |     | 00000000000                             | 00000000000   | 00000000000                             | 00000000000    | (00000000000)                           |
| sin_wave_1[31:16]     | 00000000000000000                       |     |                                         | 00            | 000000000000000                         |                |                                         |
| sin_wave_2[31:16]     | 00001000000010                          |     | 00010111100                             | 00001111111   | 00001000000                             | 00000000000    | (11110111111)                           |
| sin_wave_3[31:16]     | 00000000000000000                       |     |                                         | 00            | 000000000000000                         |                |                                         |
| sin_wave_4[31:16]     | ****                                    |     |                                         | XXX           | 000000000000000000000000000000000000000 |                |                                         |
|                       |                                         |     |                                         |               |                                         |                |                                         |
|                       |                                         |     |                                         |               |                                         |                |                                         |
|                       |                                         | I X | 1: 20,999,700 ps                        |               |                                         |                |                                         |

Fig.6: HDL Simulated Waveform.

### ISSN: 2393-9028 (PRINT) | ISSN: 2348-2281 (ONLINE)



Fig.7: HDL Simulation waveform for QAM.

# VII. CONCLUSION

With the Accordance to the simulation results in MATLAB, QAM with Channel coding appears to be a good technique. Thus, QAM can be designed on a FPGA by using Xilinx System Generator for MATLAB or by generating our own Verilog or VHDL code suing Xilinx ISE Tool. Later on QAM with Channel coding model in real time, observing the waveform and error rate can be designed. The survey of various research shows that QAM can be successfully designed and implemented on FPGA also that the models till now are just taking only a portion of design issues in thought. Still research expected to propose a total 16-QAM model.

# VIII. ACKNOWLEDGMENT

This work is guided by Mr. Javed Ashraf, department of electronics & communication Engineering, Al-Falah University, Dhauj, Faridabad, Haryana

IX.

#### REFERENCES

- Anareen Augustine Gomez, Anjana R. Menon, Aparna V.G., Deepika C.S., FPGA Implementation of QAM' (2016) International Journal of Industrial Electronics and Electrical Engineering, ISSN: 2347- 6982 Volume-4, Issue-7, Jul-2016 PP 77,
- [2]. Raghunandan Swain, Ajit Kumar Panda, 'Design of 16-QAM Transmitter and Receiver: Review of Methods of Implementation in FPGA' (2012) International Journal of Engineering and Science ISSN:22784721, VFol. 1, Issue 9 (November 2012), PP 23- 27,
- [3]. U. and Hanif. M. 2010. Validity of Capital Assets Pricing Model.Evidence from KSE-Pakistan.European Journal of Economics, Finance and Administrative Science, 3 (20).
- [4]. Samir Palnitkar, 'Verilog HDL: A Guide to Digital Design and Synthesis' (2003) 2/e, 2003.